



#### Introduction

- Language: a system of communication consisting of sounds, words, and grammar, or the system of communication used by people in a particular country or type of work (Oxford Dictionary)
- To command a computer's hardware: speak its language



http://media.apnarm.net.au/img/media/images/2013/08/14/computer\_language\_t620.jpg



# Instruction Set Architecture (ISA)





## Von Neumann Architecture

- Stored-program concept
- Instruction category:
  - Arithmetic
  - Data transfer
  - Logical
  - Conditional branch
  - Unconditional jump





## **Computer Components**



5

#### Chapter 2: MISP - ISA



#### Instruction Execution



- Instruction fetch: from the memory
  - PC increased
  - PC stores the next instruction
- Execution: decode and execute



#### The MIPS Instruction Set

- MIPS architecture
- MIPS Assembly Inst. ⇔ MIPS Machine Instr.
- Assembly:
  - -add \$t0, \$s2, \$t0
- Machine:
  - $-000000\_10010\_01000\_01000\_00000\_100000$
- Only <u>one operation</u> is performed per MIPS instruction

7

Chapter 2: MISP - ISA



# **IS Design Principles**

- · Simplicity favors regularity
- · Smaller is faster
- Make the common case fast
- Good design demands good compromises



# **MIPS Operands**

- 32 32-bit registers
  - \$s0-\$s7: corresponding to variables
  - − \$t0-\$t9: storing temporary value
  - \$a0-\$a3
  - \$v0-\$v1
  - \$gp, \$fp, \$sp, \$ra, \$at, \$zero, \$k0-\$k1
- 2<sup>30</sup> memory words (4 byte): accessed only by data transfer instructions (memory operand)
- Immediate

ç

#### Chapter 2: MISP - ISA



#### **Arithmetic Instructions**



- Opcode:
  - add: DR = SR1 + SR2
  - sub: DR = SR1 SR2
  - addi: SR2 is an immediate (e.g. 20), DR = SR1 +
    SR2
- Three register operands



## Design Principle 1

- Simplicity favours regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

11

Chapter 2: MISP - ISA



# Arithmetic Instructions: Example

• **Q**: what is MIPS code for the following C code

$$f = (g + h) - (i + j);$$

If the variables g, h, i, j, and f are assigned to the register \$s0, \$s1, \$s2, \$s3, and \$s4, respectively.

• <u>A</u>:



#### **Data Transfer Instructions**

- Move data b/w memory and registers
  - Register
  - Address: a value used to delineate the location of a specific data element within a memory array
- Load: <u>copy</u> data from memory to a register
- Store: <u>copy</u> data from a register to memory



13

Chapter 2: MISP - ISA



# Data Transfer Instructions (cont.)



- Memory address: offset(base register)
  - Byte address: each address identifies an 8-bit byte
  - "words" are aligned in memory (address must be multiple of 4)



# Data Transfer Instructions (cont.)

- Opcode:
  - lw: load word
  - sw: store word
  - lh: load half (\$s1 = {16{M[\$s2+imm][15]},M[\$s2 + imm]})
  - Ihu: load half unsigned ( $$s1 = \{16'b0,M[$s2 + imm]\}$ )
  - sh: store half
  - lb: load byte
  - Ibu: load byte unsigned
  - sb: store byte
  - II: load linked word
  - sc: store conditional
  - lui: load upper immediate \$s1 = {imm,16'b0}

15

#### Chapter 2: MISP - ISA



### **Memory Operands**

- Main memory used for composite data
  - Arrays, structures, dynamic data
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- MIPS is Big Endian
  - Most-significant byte at least address of a word
  - c.f. Little Endian: least-significant byte at least address



## Memory Operand Example 1

• C code:

$$g = h + A[8];$$

- g in \$s1, h in \$s2, base address of A in \$s3
- Compiled MIPS code:
  - Index 8 requires offset of 32
    - 4 bytes per word

lw \$t0, 32(\$s3) # load word
add \$s1, \$s2, \$t0

17

Chapter 2: MISP - ISA



## Memory Operand Example 2

• C code:

$$A[12] = h + A[8];$$

- h in \$s2, base address of A in \$s3
- Compiled MIPS code:
  - Index 8 requires offset of 32

lw \$t0, 32(\$s3) # load word
add \$t0, \$s2, \$t0

sw \$t0, 48(\$s3) # store word



#### Exercise

 Show the effects on memory and registers of the following instructions. Suppose a portion of memory contains the following data

| address | 0x10000000 | 0x10000003 |      |            |
|---------|------------|------------|------|------------|
|         | 0x12       | 0x34       | 0x56 | 0x78       |
|         | 0x9A       | 0xBC       | 0xDE | 0xF0       |
| address | 0x10000004 |            |      | 0x10000007 |

 And register \$t0 contains 0x10000000 and \$s0 contains 0x01234567. Assume each of the following instructions is executed independently of the others, starting with the values given above

- a) lw \$t1, 0(\$t0)
- b) lw \$t2, 4(\$t0)
- c) lb \$t3, 0(\$t0)
- d) lb \$t4, 4(\$t0)
- e) lb \$t5, 3(\$t0)
- f) lh \$t6, 4(\$t0)
- g) sw \$s0, 0(\$t0)
- h) sb \$s0, 4(\$t0)
- i) sb \$s0, 7(\$t0)

19





#### Exercise

- Convert the following C statements to equivalent MIPS assembly language if the variables f, g, and h are assigned to registers \$s0, \$s1, and \$s2 respectively. Assume that the base address of the array A and B are in registers \$s6 and \$s7, respectively.
- 1) f = g + h + B[4]
- 2) f = g A[B[4]]



#### Registers vs. Memory

- Registers are faster to access than memory
- Operating on memory data requires loads and stores
  - More instructions to be executed
- Compiler must use registers for variables as much as possible
  - Only spill to memory for less frequently used variables
  - Register optimization is important!

2

Chapter 2: MISP - ISA



## **Immediate Operands**

- Constant data specified in an instruction addi \$s3, \$s3, 4
- No subtract immediate instruction
  - Just use a negative constant addi \$s2, \$s1, -1
- Design Principle 3: Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction



#### The Constant Zero

- MIPS register 0 (\$zero) is the constant 0
  - Cannot be overwritten
- Useful for common operations
  - E.g., move between registers
    add \$t2, \$s1, \$zero

23

Chapter 2: MISP - ISA



## **Unsigned Binary Integers**

• Given an n-bit number

$$x = x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range:  $0 \text{ to } +2^n 1$
- Example
  - $\begin{array}{l} \ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 1011_2 \\ = 0+...+1\times 2^3 + 0\times 2^2 + 1\times 2^1 + 1\times 2^0 \\ = 0+...+8+0+2+1=11_{10} \end{array}$
- Using 32 bits
  - 0 to +4,294,967,295



# 2s-Complement Signed Integers

· Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- Range:  $-2^{n-1}$  to  $+2^{n-1}-1$
- Example
- Using 32 bits
  - -2,147,483,648 to +2,147,483,647

25

Chapter 2: MISP - ISA



#### 2s-Complement Signed Integers

- · Bit 31 is sign bit
  - 1 for negative numbers
  - 0 for non-negative numbers
- -(-2<sup>n-1</sup>) can't be represented
- Non-negative numbers have the same unsigned and 2s-complement representation
- Some specific numbers
  - 0: 0000 0000 ... 0000
  - --1: 1111 1111 ... 1111
  - Most-negative: 1000 0000 ... 0000Most-positive: 0111 1111 ... 1111



## Signed Negation

- Complement and add 1
  - Complement means  $1 \rightarrow 0$ ,  $0 \rightarrow 1$

$$x + \overline{x} = 1111...111_2 = -1$$

 $\bar{x} + 1 = -x$ 

• Example: negate +2

$$-+2 = 0000 \ 0000 \ \dots \ 0010_{2}$$

$$--2 = 1111 \ 1111 \dots 1101_2 + 1$$
  
= 1111 1111 \dots 1110\_2

2

Chapter 2: MISP - ISA



### Sign Extension

- · Representing a number using more bits
  - Preserve the numeric value
- In MIPS instruction set
  - addi: extend immediate value
  - 1b, 1h: extend loaded byte/halfword
  - beq, bne: extend the displacement
- Replicate the sign bit to the left
  - c.f. unsigned values: extend with 0s
- Examples: 8-bit to 16-bit
  - +2: 0000 0010 => 0000 0000 0000 0010
  - -2: 1111 1110 => 1111 1111 1111 1110



# **Representing Instructions**

- Instructions are encoded in binary
  - Called machine code
- MIPS instructions
  - Encoded as 32-bit instruction words
  - Small number of formats encoding operation code (opcode), register numbers, ...
  - Regularity!
- Register numbers
  - \$t0 \$t7 are reg's 8 15
  - \$t8 \$t9 are reg's 24 25
  - \$s0 \$s7 are reg's 16 23

2

Chapter 2: MISP - IS



#### MIPS R-format Instructions

| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- Instruction fields
  - op: operation code (opcode)
  - rs: first source register number
  - rt: second source register number
  - rd: destination register number
  - shamt: shift amount (00000 for now)
  - funct: function code (extends opcode)



# R-format Example

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

add \$t0, \$s1, \$s2

| special | \$s1  | \$s2  | \$tO  | 0     | add    |
|---------|-------|-------|-------|-------|--------|
| 0       | 17    | 18    | 8     | 0     | 32     |
| 000000  | 10001 | 10010 | 01000 | 00000 | 100000 |

 $0000001000110010010000000100000_2 = 02324020_{16}$ 

31

Chapter 2: MISP - ISA



# Hexadecimal

- Base 16
  - Compact representation of bit strings
  - 4 bits per hex digit

| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100 |
|---|------|---|------|---|------|---|------|
| 1 | 0001 | 5 | 0101 | 9 | 1001 | d | 1101 |
| 2 | 0010 | 6 | 0110 | а | 1010 | е | 1110 |
| 3 | 0011 | 7 | 0111 | b | 1011 | f | 1111 |

- Example: eca8 6420
  - 1110 1100 1010 1000 0110 0100 0010 0000



#### **MIPS I-format Instructions**

| op     | rs     | rt     | constant or address |
|--------|--------|--------|---------------------|
| 6 bits | 5 bits | 5 bits | 16 bits             |

- Immediate arithmetic and load/store instructions
  - rt: destination or source register number
  - Constant:  $-2^{15}$  to  $+2^{15}-1$
  - Address: offset added to base address in rs
- Example: 1w \$t0, 32(\$s3)

| 35 <sub>d</sub> | 19 <sub>d</sub> | 8    | 32      |
|-----------------|-----------------|------|---------|
| opcode          | \$s3            | \$t0 | address |

33

Chapter 2: MISP - ISA



## Design Principle

- Design Principle 4: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - Keep formats as similar as possible



# **MIPS Instructions Format Summary**

| Instr. | Туре | ор              | rs  | rt  | rd   | shamt | function        | address  |
|--------|------|-----------------|-----|-----|------|-------|-----------------|----------|
| add    | R    | 0               | reg | reg | reg  | 0     | 32 <sub>d</sub> | n.a.     |
| sub    | R    | 0               | reg | reg | reg  | 0     | 34 <sub>d</sub> | n.a.     |
| addi   | I    | 8 <sub>d</sub>  | reg | reg | n.a. | n.a.  | n.a.            | constant |
| lw     | I    | 35 <sub>d</sub> | reg | reg | n.a. | n.a.  | n.a.            | address  |
| Sw     | I    | 43 <sub>d</sub> | reg | reg | n.a. | n.a.  | n.a.            | address  |

· R-format: arithmetic instructions

· I-format: data transfer instructions

35

#### Chapter 2: MISP - ISA



## Example

 Write MIPS code for the following C code, then translate the MIPS code to machine code

$$A[300] = h + A[300] - 2;$$

Assume that \$t1 stores the base of array
 A and \$s2 stores h



# **Stored Program Computers**

#### **The BIG Picture**



- Instructions represented in binary, just like data
- Instructions and data stored in memory
- Programs can operate on programs
  - e.g., compilers, linkers, ...
- Binary compatibility allows compiled programs to work on different computers
  - Standardized ISAs

37





### **Logical Operations**

Instructions for bitwise manipulation

| Operation   | С  | Java | MIPS      |  |
|-------------|----|------|-----------|--|
| Shift left  | << | <<   | s11       |  |
| Shift right | >> | >>>  | srl       |  |
| Bitwise AND | &  | &    | and, andi |  |
| Bitwise OR  |    |      | or, ori   |  |
| Bitwise NOT | ~  | ~    | nor       |  |

Useful for extracting and inserting groups of bits in a word



#### **Shift Operations**

- shamt: how many positions to shift
- Shift left logical
  - Shift left and fill with 0 bits
  - s11 by *i* bits multiplies by  $2^{i}$
- Shift right logical
  - Shift right and fill with 0 bits
  - srl by i bits divides by 2<sup>i</sup> (unsigned only)
- Example: s11 \$t2, \$s0, 4 # \$t2 = \$s0 << 4

| 0      | 0      | 16     | 10     | 4      | 0      |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

39

Chapter 2: MISP - IS



## **AND Operations**

- Useful to mask bits in a word
  - Select some bits, clear others to 0

and \$t0, \$t1, \$t2





#### **OR Operations**

- · Useful to include bits in a word
  - Set some bits to 1, leave others unchanged

or \$t0, \$t1, \$t2

| \$t2 | 0000 0000 0000 0000 00 | 00 11 | 01 1100 0000 |
|------|------------------------|-------|--------------|
| \$t1 | 0000 0000 0000 0000 00 | 11 11 | 00 0000 0000 |

\$t0 0000 0000 0000 0000 00<mark>11 11</mark>01 1100 0000

41

Chapter 2: MISP - ISA



### **NOT Operations**

- · Useful to invert bits in a word
  - Change 0 to 1, and 1 to 0
- MIPS has NOR 3-operand instruction
  - a NOR b == NOT ( a OR b )

nor \$t0, \$t1, \$zero

Register 0: always read as zero

\$t1 0000 0000 0000 0000 0011 1100 0000 0000

\$t0 1111 1111 1111 1100 0011 1111 1111



#### Example

 The data table below contains the values for register \$t0 and \$t1

```
a $t0 = 0xAAAAAAAA, $t1 = 0x12345678
b $t0 = 0xF00DD00D, $t1 = 0x11111111
```

 Find the value for \$t2 after the following sequence of instruction?

sll \$t2, \$t0, 44 or \$t2, \$t2, \$t1 sll \$t2, \$t0, 4 andi \$t2, \$t2, -2 srl \$t2, \$t0, 3 andi \$t2, \$t2, 0xFFEF

43

Chapter 2: MISP - ISA



# **Conditional Operations**

- Branch to a labeled instruction if a condition is true
  - Otherwise, continue sequentially
- beq rs, rt, L1
  - if (rs == rt) branch to instruction labeled L1;
- bne rs, rt, L1
  - if (rs != rt) branch to instruction labeled L1;
- j L1
  - unconditional jump to instruction labeled L1



#### **Compiling If Statements**

• C code:



• Compiled MIPS code:

```
bne $s3, $s4, Else
add $s0, $s1, $s2
j Exit
Else: sub $s0, $s1, $s2
Exit: .... Assembler calculates addresses
```

4

Chapter 2: MISP - ISA



## **Compiling Loop Statements**

• C code:

while (save[i] 
$$==$$
 k) i  $+=$  1;

- i in \$s3, k in \$s5, base address of save in \$s6

• Compiled MIPS code:



#### **Basic Blocks**

- A basic block is a sequence of instructions with
  - No embedded branches (except at end)
  - No branch targets (except at beginning)



- A compiler identifies basic blocks for optimization
- An advanced processor can accelerate execution of basic blocks

47

Chapter 2: MISP - ISA



## **More Conditional Operations**

- Set result to 1 if a condition is true
  - Otherwise, set to 0
- slt rd, rs, rt
  - if (rs < rt) rd = 1; else rd = 0;
- slti rt, rs, constant- if (rs < constant) rt = 1; else rt = 0;</li>
- Use in combination with beq, bne

slt \$t0, \$s1, \$s2 # if (\$s1 < \$s2) bne \$t0, \$zero, L # branch to L



#### **Branch Instruction Design**

- Why not blt, bge, etc?
- Hardware for <, ≥, ... slower than =, ≠
  - Combining with branch involves more work per instruction, requiring a slower clock
  - All instructions penalized!
- beq and bne are the common case
- This is a good design compromise

49

Chapter 2: MISP - ISA



## Signed vs. Unsigned

- Signed comparison: slt, slti
- Unsigned comparison: sltu, sltui
- Example

  - $-\$s1 = 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0000\ 0001$
  - -slt \$t0, \$s0, \$s1 # signed  $-1 < +1 \Rightarrow $t0 = 1$
  - sltu \$t0, \$s0, \$s1 # unsigned
     +4,294,967,295 > +1 ⇒ \$t0 = 0



# **Procedure Calling**

- Steps required
  - Place parameters in registers
  - Transfer control to procedure
  - Acquire storage for procedure
  - Perform procedure's operations
  - Place result in register for caller
  - Return to place of call

5′

Chapter 2: MISP - IS



#### Register Usage

- \$a0 \$a3: arguments (reg's 4 7)
- \$v0, \$v1: result values (reg's 2 and 3)
- \$t0 \$t9: temporaries
  - Can be overwritten by callee
- \$s0 \$s7: saved
  - Must be saved/restored by callee
- \$gp: global pointer for static data (reg 28)
- \$sp: stack pointer (reg 29)
- \$fp: frame pointer (reg 30)
- \$ra: return address (reg 31)



#### **Procedure Call Instructions**

- Procedure call: jump and link jal ProcedureLabel
  - Address of following instruction put in \$ra
  - Jumps to target address
- Procedure return: jump register jr \$ra
  - Copies \$ra to program counter
  - Can also be used for computed jumps
    - e.g., for case/switch statements

53

\_\_\_\_\_



#### Stack Address Model



Low address

Empty stack

Three elements stack

Empty stack



# Leaf Procedure Example

• C code:

```
int leaf_example (int g, h, i, j)
{ int f;
    f = (g + h) - (i + j);
    return f;
}
- Arguments g, ..., j in $a0, ..., $a3
- f in $s0 (hence, need to save $s0 on stack)
- Result in $v0
```

5

Chapter 2: MISP - ISA



## Leaf Procedure Example

• MIPS code:

| <pre>leaf_example:</pre> |               |       |        |  |  |  |  |
|--------------------------|---------------|-------|--------|--|--|--|--|
| addi                     | \$sp,         | \$sp, | -4     |  |  |  |  |
| SW                       | \$s0,         |       |        |  |  |  |  |
| add                      | \$t0,         | \$a0, | \$a1   |  |  |  |  |
| add                      | \$t1,         | \$a2, | \$a3   |  |  |  |  |
| sub                      | \$s0,         | \$t0, | \$t1   |  |  |  |  |
| add                      | \$v0 <b>,</b> |       | \$zero |  |  |  |  |
| ٦w                       | \$s0,         | 0(\$s | າ)     |  |  |  |  |
| addi                     | \$sp,         | \$sp, | 4      |  |  |  |  |
| jr                       | \$ra          |       |        |  |  |  |  |

Save \$s0 on stack

Procedure body

Result

Restore \$s0

Return



#### Non-Leaf Procedures

- Procedures that call other procedures
- For nested call, caller needs to save on the stack:
  - Its return address
  - Any arguments and temporaries needed after the call
- · Restore from the stack after the call

57

Chapter 2: MISP - ISA



## Non-Leaf Procedure Example

• C code:

```
int fact (int n)
{
  if (n < 1) return 1;
  else return n * fact(n - 1);
}</pre>
```

- Argument n in \$a0
- Result in \$v0



#### Non-Leaf Procedure Example

MIPS code:

```
fact:
    addi $sp, $sp, -8
                             # adjust stack for 2 items
          $ra, 4($sp)
$a0, 0($sp)
                             # save return address
    SW
                             # save argument
    SW
    slti $t0, $a0, 1
                             \# test for n < 1
    beq $t0, $zero, L1
addi $v0, $zero, 1
                             # if so, result is 1
    addi $sp, $sp, 8
                                  pop 2 items from stack
                                  and return
    jr
          $ra
L1: addi $a0, $a0, -1
                             # else decrement n
    jal
         fact
                             # recursive call
          $a0, 0($sp)
    ٦w
                             # restore original n
    ٦w
          $ra, 4($sp)
                             #
                                 and return address
    addi $sp, $sp, 8
mul $v0, $a0, $v0
                             # pop 2 items from stack
                             # multiply to get result
    jr
          $ra
                             # and return
```

Chapter 2: MISP - ISA



#### Local Data on the Stack



- Local data allocated by callee
  - e.g., C automatic variables
- Procedure frame (activation record)
  - Used by some compilers to manage stack storage



# **Memory Layout**

- Text: program code
- Static data: global variables
  - e.g., static variables in C, constant arrays and strings
  - \$gp initialized to address allowing ±offsets into this segment
- Dynamic data: heap
  - E.g., malloc in C, new in Java
- Stack: automatic storage

